Tóm tắt
The implementation of complex control algorithms on an FPGA (Field programmable gate arrays) is still at a basic level. There is no fixed method to develop algorithms on these devices because of their general characteristics. Therefore, the design engineers are still on the way to find the good approaches to optimize the implementation of algorithms on FPGAs [1-7]. This paper presents and demonstrates a sequential finite state machine design method that can solve the issue of optimal usage of the limited resources on an FPGA.
công trình này được cấp phép theo Creative Commons Ghi công-Chia sẻ tương tự 4.0 License International . p>
Bản quyền (c) 2018 Array